Data sheet acquired from Harris Semiconductor CD74HC125, CD74HCT125 High Speed CMOS Logic Quad Buffer, Three-State November 1997 ### **Features** - · Three-State Outputs - Separate Output Enable Inputs - Fanout (Over Temperature Range) - Wide Operating Temperature Range ... -55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: $N_{IL}$ = 30%, $N_{IH}$ = 30% of $V_{CC}$ at $V_{CC}$ = 5V - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min) - CMOS Input Compatibility, $\text{I}_{\text{I}} \leq \text{1}\mu\text{A}$ at $\text{V}_{\text{OL}},\,\text{V}_{\text{OH}}$ ## Description The Harris CD74HC125 and CD74HCT125 contain 4 independent three-state buffers, each having its own output enable input, which when "HIGH" puts the output in the high impedance state ## **Ordering Information** | PART NUMBER | TEMP. RANGE<br>(°C) | PACKAGE | PKG.<br>NO. | |-------------|---------------------|------------|-------------| | CD74HC125E | -55 to 125 | 14 Ld PDIP | E14.3 | | CD74HCT125E | -55 to 125 | 14 Ld PDIP | E14.3 | | CD74HC125M | -55 to 125 | 14 Ld SOIC | M14.15 | | CD74HCT125M | -55 to 125 | 14 Ld SOIC | M14.15 | #### NOTES: - 1. When ordering, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel. - 2. Wafer and die for this part number is available which meets all electrical specifications. Please contact your local sales office or Harris customer service for ordering information. #### **Pinout** #### CD74HC125, CD74HCT125 (PDIP, SOIC) TOP VIEW 1OE 1 14 V<sub>CC</sub> 1A 2 13 4OE 1Y 3 12 4A 2OE 4 11 4Y 2A 5 10 3OE 2Y 6 9 3A GND 7 8 3Y # Functional Diagram **TRUTH TABLE** | INP | INPUTS | | | | | | |-----|--------|----|--|--|--|--| | nA | nOE | nY | | | | | | Н | L | Н | | | | | | L | L | L | | | | | | Х | Н | Z | | | | | NOTE: H = High Voltage Level L = Low Voltage Level X = Don't Care Z = High Impedance, OFF State # Logic Diagram ## CD74HC125, CD74HCT125 ## **Absolute Maximum Ratings** ## #### **Thermal Information** | Thermal Resistance (Typical, Note 3) | $\theta_{JA}$ (°C/W) | |------------------------------------------|----------------------| | PDIP Package | . 90 | | SOIC Package | | | Maximum Junction Temperature | 150 <sup>o</sup> C | | Maximum Storage Temperature Range | -65°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC - Lead Tips Only) | | ### **Operating Conditions** | Temperature Range (T <sub>A</sub> )55°C to 125°C | |-----------------------------------------------------------------------------------| | Supply Voltage Range, V <sub>CC</sub> | | HC Types2V to 6V | | HCT Types | | DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> 0V to V <sub>CC</sub> | | Input Rise and Fall Time | | 2V | | 4.5V 500ns (Max) | | 6V | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 3. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. ## **DC Electrical Specifications** | | | | ST<br>ITIONS | 25°C | | -40°C TO 85°C | | -55°C TO 125°C | | | | | | | |--------------------------|-----------------|---------------------------|---------------------|---------------------|-------|---------------|------|----------------|------|------|------|-------|---|---| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | | | HC TYPES | | | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | V | | | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | V | | | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | V | | | | Voltage | | | | 4.5 | - | - | 1.35 | - | 1.35 | - | 1.35 | V | | | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | V | | | | High Level Output | V <sub>OH</sub> | V <sub>IH</sub> or | -0.02 | 2 | 1.9 | - | - | 1.9 | - | 1.9 | - | V | | | | Voltage<br>CMOS Loads | | V <sub>IL</sub> | VIL | VIL | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | | | | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | V | | High Level Output | 1 | | | -6 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | | Voltage<br>TTL Loads | | | -7.8 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | V | | | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | Voltage<br>CMOS Loads | | V <sub>IL</sub> | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | Low Level Output | 1 | | 6 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | | Voltage<br>TTL Loads | | | 7.8 | 6 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | | Input Leakage<br>Current | l <sub>Ι</sub> | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | | ## CD74HC125, CD74HCT125 ## DC Electrical Specifications (Continued) | | | | ST<br>ITIONS | | 25°C | | -40°C T | O 85°C | -55°C T | O 125°C | | | |----------------------------------------------------------------------------------|------------------|---------------------------------------|---------------------|---------------------|------|-----|---------|--------|---------|---------|-----|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 8 | - | 80 | - | 160 | μА | | Three-State Leakage<br>Current | l <sub>OZ</sub> | V <sub>IL</sub> or<br>V <sub>IH</sub> | - | 6 | - | - | ±0.5 | - | ±5 | - | ±10 | μΑ | | HCT TYPES | • | | • | | | | • | | | | | | | High Level Input<br>Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | - | 2 | - | 2 | - | V | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 0.8 | - | 0.8 | - | 0.8 | ٧ | | High Level Output<br>Voltage<br>CMOS Loads | V <sub>ОН</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | High Level Output<br>Voltage<br>TTL Loads | | | -6 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Low Level Output<br>Voltage<br>CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output<br>Voltage<br>TTL Loads | | | 6 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | II | V <sub>CC</sub> to<br>GND | 0 | 5.5 | - | - | ±0.1 | - | ±1 | - | ±1 | μΑ | | Quiescent Device<br>Current | I <sub>CC</sub> | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | - | 8 | - | 80 | - | 160 | μА | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load<br>(Note 4) | Δl <sub>CC</sub> | V <sub>CC</sub><br>-2.1 | - | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | μА | | Three-State Leakage<br>Current | loz | V <sub>IL</sub> or<br>V <sub>IH</sub> | - | 5.5 | - | - | ±0.5 | - | ±5 | - | ±10 | μА | ### NOTE: ## **HCT Input Loading Table** | INPUT | UNIT LOADS | |---------------------|------------| | nA, n <del>OE</del> | 1 | NOTE: Unit Load is $\Delta I_{CC}$ limit specified in DC Electrical Specifications table, e.g., 360 $\mu$ A max at 25 $^{o}$ C. <sup>4.</sup> For dual-supply systems theoretical worst case ( $V_I$ = 2.4V, $V_{CC}$ = 5.5V) specification is 1.8mA. ## CD74HC125, CD74HCT125 ## **Switching Specifications** Input $t_r$ , $t_f = 6ns$ | | | TEST | | 25 | оС | -40°C TO 85°C | -55°C TO 125°C | | |--------------------------------------------------|-------------------------------------|-----------------------|---------------------|-----|-----|---------------|----------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | TYP | MAX | MAX | MAX | UNITS | | HC TYPES | | | | | | | | | | Propagation Delay Time nA to nY | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | 100 | 125 | 150 | ns | | TIA TO TIT | | | 4.5 | - | 20 | 25 | 30 | ns | | | | C <sub>L</sub> = 15pF | 5 | 8 | - | - | - | ns | | | | CL = 50pF | 6 | - | 17 | 21 | 26 | ns | | Enable Delay Time | t <sub>PZL</sub> , t <sub>PZH</sub> | C <sub>L</sub> = 50pF | 2 | - | 125 | 155 | 190 | ns | | | | | 4.5 | - | 25 | 31 | 38 | ns | | | | C <sub>L</sub> = 15pF | 5 | 10 | - | - | - | ns | | | | CL = 50pF | 6 | - | 21 | 26 | 32 | ns | | Disable Delay Time | t <sub>PLZ</sub> , t <sub>PHZ</sub> | CL = 50pF | 2 | - | 125 | 155 | 190 | ns | | | | C <sub>L</sub> = 50pF | 4.5 | - | 25 | 31 | 38 | ns | | | | C <sub>L</sub> = 15pF | 5 | 10 | - | - | - | ns | | | | CL = 50pF | 6 | - | 21 | 26 | 32 | ns | | Output Transition Time | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 2 | - | 60 | 75 | 90 | ns | | | | | 4.5 | - | 12 | 15 | 18 | ns | | | | | 6 | - | 10 | 13 | 15 | ns | | Input Capacitance | CI | - | - | - | 10 | 10 | 10 | pF | | Three-State Output<br>Capacitance | СО | - | - | - | 20 | 20 | 20 | pF | | Power Dissipation<br>Capacitance<br>(Notes 5, 6) | C <sub>PD</sub> | - | 5 | 29 | - | - | - | pF | | HCT TYPES | | | | | | | | | | Propagation Delay Time nA to nY | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | ı | 25 | 31 | 38 | ns | | na to n y | | C <sub>L</sub> = 15pF | 5 | 10 | - | - | - | ns | | Output Enable Time | t <sub>PZL</sub> , t <sub>PZH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 25 | 31 | 38 | ns | | | | C <sub>L</sub> = 15pF | 5 | 10 | - | - | - | ns | | Output Disabling Time | t <sub>PLZ</sub> , t <sub>PHZ</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 28 | 35 | 42 | ns | | | | C <sub>L</sub> = 15pF | 5 | 11 | - | - | - | ns | | Output Transition Times | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 12 | 15 | 18 | ns | | Input Capacitance | C <sub>I</sub> | - | - | - | 10 | 10 | 10 | pF | | Three-State Output<br>Capacitance | CO | - | - | - | 20 | 20 | 20 | pF | | Power Dissipation<br>Capacitance<br>(Notes 5, 6) | C <sub>PD</sub> | - | 5 | 34 | - | - | - | pF | ## NOTES: - 5. $C_{\mbox{PD}}$ is used to determine the dynamic power consumption, per channel. - 6. $P_D = V_{CC}^2 f_i (C_{PD} + C_L)$ where $f_i = Input$ Frequency, $f_O = Output$ Frequency, $C_L = Output$ Load Capacitance, $V_{CC} = Supply$ Voltage. ## Test Circuits and Waveforms FIGURE 1. HC TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 2. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 3. HC THREE-STATE PROPAGATION DELAY WAVEFORM FIGURE 4. HCT THREE-STATE PROPAGATION DELAY WAVEFORM NOTE: Open drain waveforms $t_{PLZ}$ and $t_{PZL}$ are the same as those for three-state shown on the left. The test circuit is Output $R_L = 1k\Omega$ to $V_{CC}$ , $C_L = 50pF$ . FIGURE 5. HC AND HCT THREE-STATE PROPAGATION DELAY TEST CIRCUIT #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated